# 3.3V/5V 1.25Gbps PECL LOW-POWER LIMITING POST AMPLIFIER WITH TTL SIGNAL DETECT

SY88933V

#### **FEATURES**

- Single 3.3V or 5V power supply
- DC to 1.25Gbps operation
- Low noise PECL data outputs
- Chatter-free OC-TTL signal setect (SD) output with internal 6.75kΩ pull-up resistor
- **TTL EN input**
- Programmable SD level set (SD<sub>I VI</sub>)
- Available in a tiny 10-pin MSOP (3mm) package

#### **APPLICATIONS**

- 1.25Gbps Ethernet
- 1.55Mbps and 622Mbps SONET/SDH
- High-gain line driver and line receiver
- 531Mbps and 1062Mbps Fibre Channel
- Gigabit interface converter

#### **DESCRIPTION**

The SY88933V low-power limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88933V quantizes these signals and outputs PECL level waveforms.

The SY88933V operates from a single +3.3V or +5V power supply, over temperatures ranging from -40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 1.25Gbps and as small as 5mVp-p can be amplified to drive devices with PECL inputs.

The SY88933V generates a TTL SD output. A programmable signal-detect level set pin ( $\mathrm{SD_{LVL}}$ ) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by  $\mathrm{SD_{LVL}}$  and deasserts low otherwise. EN deasserts the true output signal without removing the input signal. Typically, 4.6dB SD hysteresis is provided to prevent chattering.

#### TYPICAL APPLICATIONS CIRCUIT



# **PACKAGE/ORDERING INFORMATION**



10-Pin MSOP (K10-1)

# **Ordering Information**

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                      | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|-----------------------------------------|-------------------|
| SY88933VKC                     | K10-1           | Commercial         | 933V                                    | Sn-Pb             |
| SY88933VKCTR <sup>(1)</sup>    | K10-1           | Commercial         | 933V                                    | Sn-Pb             |
| SY88933VKI                     | K10-1           | Industrial         | 933V                                    | Sn-Pb             |
| SY88933VKITR <sup>(1)</sup>    | K10-1           | Industrial         | 933V                                    | Sn-Pb             |
| SY88933VKG <sup>(2)</sup>      | K10-1           | Industrial         | 933V with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY88933VKGTR <sup>(1, 2)</sup> | K10-1           | Industrial         | 933V with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Note:

- 1. Tape and Reel.
- 2. Pb-Free package is recommended for new designs.

# PIN DESCRIPTION

| Pin Number | Pin Name | Туре                                                                   | Pin Function                                                                                                                                       |
|------------|----------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | EN       | TTL Input:<br>Default is high.                                         | Enable: Asserts true data output when high.                                                                                                        |
| 2          | DIN      | Data Input                                                             | True data input.                                                                                                                                   |
| 3          | /DIN     | Data Input                                                             | Complementary data input.                                                                                                                          |
| 4          | VREF     |                                                                        | Reference voltage: capacitor here to V <sub>CC</sub> helps stabilize SD <sub>LVL</sub> .                                                           |
| 5          | SDLVL    | Input                                                                  | Signal-Detect Level Set: a resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which SD will be asserted. |
| 6          | GND      | Ground                                                                 | Device ground.                                                                                                                                     |
| 7          | SD       | Open-collector<br>TTL output w/<br>internal 6.75kΩ<br>pull-up resistor | Signal-Detect: asserts high when the data input amplitude rises above the threshold set by $\mathrm{SD}_{\mathrm{LVL}}.$                           |
| 8          | /DOUT    | PECL Output                                                            | Complementary data output.                                                                                                                         |
| 9          | DOUT     | PECL Output                                                            | True data output.                                                                                                                                  |
| 10         | VCC      | Power Supply                                                           | Positive power supply.                                                                                                                             |

# Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )                   | 0V to +7.0V          |
|-----------------------------------------------------|----------------------|
| Input Voltage (D <sub>IN</sub> , /D <sub>IN</sub> ) | 0 to V <sub>CC</sub> |
| Output Current (I <sub>OUT</sub> )                  |                      |
| Continuous                                          | 50mA                 |
| Surge                                               | 100mA                |
| EN Voltage                                          | 0 to V <sub>CC</sub> |
| V <sub>REF</sub> Current                            |                      |
| SD <sub>I VI</sub> Voltage                          |                      |
| Storage Temperature (T <sub>S</sub> )               |                      |

# Operating Ratings(Note 2)

| Supply Voltage (V <sub>CC</sub> )                         | . +3.0V to +3.6V or |
|-----------------------------------------------------------|---------------------|
|                                                           |                     |
| Ambient Temperature (T <sub>A</sub> ), Note 3             | 40°C to +85°C       |
| Junction Temperature (T <sub>J</sub> ), <b>Note 3</b>     | –40°C to +120°C     |
| Package Thermal Resistance MSOP $(\theta_{JA})$ Still-Air | 113°C/W             |
|                                                           |                     |

- Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Note 3. Commercial devices are guaranteed from 0°C to +85°C ambient temperature.

#### DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 3.0V to 3.6V or 4.5V to 5.5V;  $R_{LOAD}$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C; typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol              | Parameter                  | Condition                                        | Min                    | Тур                    | Max                    | Units    |
|---------------------|----------------------------|--------------------------------------------------|------------------------|------------------------|------------------------|----------|
| I <sub>CC</sub>     | Power Supply Current       | No output load                                   |                        | 22                     | 42                     | mA       |
| SD <sub>LVL</sub>   | SD <sub>LVL</sub> Voltage  |                                                  | V <sub>REF</sub>       |                        | V <sub>CC</sub>        | V        |
| $V_{IH}$            | EN Input HIGH Voltage      |                                                  | 2.0                    |                        |                        | V        |
| $V_{IL}$            | EN Input LOW Voltage       |                                                  |                        |                        | 0.8                    | V        |
| I <sub>IH</sub>     | EN Input HIGH Current      | $V_{IN} = 2.7V$<br>$V_{IN} = V_{CC}$             |                        |                        | 20<br>100              | μA<br>μA |
| I <sub>IL</sub>     | EN Input LOW Current       | V <sub>IN</sub> = 0.5V                           | -0.3                   |                        |                        | mA       |
| V <sub>OH</sub>     | SD Output HIGH Level       | V <sub>CC</sub> ≥ 3.3V<br>V <sub>CC</sub> < 3.3V | 2.4<br>2.0             |                        |                        | V        |
| $V_{OL}$            | SD Output LOW Level        | I <sub>OL</sub> = +2mA                           |                        |                        | 0.5                    | V        |
| $V_{OH}$            | PECL Output HIGH Voltage   | $50\Omega$ to V <sub>CC</sub> –2V output load    | V <sub>CC</sub> -1.085 | V <sub>CC</sub> -0.955 | V <sub>CC</sub> -0.880 | V        |
| $V_{OL}$            | PECL Output LOW Voltage    | 50Ω to V <sub>CC</sub> -2V output load           | V <sub>CC</sub> -1.830 | V <sub>CC</sub> -1.705 | V <sub>CC</sub> -1.555 | V        |
| V <sub>OFFSET</sub> | Differential Output Offset |                                                  |                        |                        | ±160                   | mV       |
| V <sub>IHCMR</sub>  | Common Mode Range          | Note 1                                           | GND +2.0               |                        | V <sub>CC</sub>        | V        |
| $V_{REF}$           | Reference Voltage          | Note 2                                           | V <sub>CC</sub> -1.38  | V <sub>CC</sub> -1.32  | V <sub>CC</sub> -1.26  | V        |

- Note 1. The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.
- Note 2. The current provided into or from  $V_{REF}$  must be limited to  $800\mu A$  source and  $500\mu A$  sink.

# **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC} = 3.0 \text{V to } 3.6 \text{V or } 4.5 \text{V to } 5.5 \text{V}; \ R_{LOAD} = 50 \Omega \ \text{to } V_{CC} - 2 \text{V}; \ T_{A} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}; \ \text{typical values at } V_{CC} = 3.3 \text{V}, \ T_{A} = 25 ^{\circ}\text{C}.$ 

| Symbol                          | Parameter                                       | Condition                                                                            | Min | Тур         | Max  | Units                                |
|---------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|-----|-------------|------|--------------------------------------|
| HYS                             | SD Hysteresis                                   | electrical signal                                                                    | 2   | 4.6         | 8    | dB                                   |
| t <sub>OFF</sub>                | SD Release Time                                 |                                                                                      |     | 0.1         | 0.5  | μS                                   |
| t <sub>ON</sub>                 | SD Assert Time                                  |                                                                                      |     | 0.2         | 0.5  | μS                                   |
| $V_{ID}$                        | Differential Input Voltage Swing                |                                                                                      | 5   |             | 1800 | mV <sub>PP</sub>                     |
| $V_{OD}$                        | Differential Output Voltage Swing               | $V_{\text{ID}} \ge 18\text{mV}_{\text{PP}}$ $V_{\text{ID}} = 5\text{mV}_{\text{PP}}$ |     | 1500<br>400 |      | mV <sub>PP</sub><br>mV <sub>PP</sub> |
| $V_{SR}$                        | SD Sensitivity Range                            |                                                                                      | 5   |             | 50   | mV <sub>PP</sub>                     |
| $A_{V(Diff)}$                   | Differential Voltage Gain                       |                                                                                      |     | 38          |      | dB                                   |
| B <sub>-3dB</sub>               | 3dB Bandwidth                                   |                                                                                      | 1   |             |      | GHz                                  |
| S <sub>21</sub>                 | Single-Ended Small-Signal Gain                  |                                                                                      | 26  | 32          |      | dB                                   |
| t <sub>r</sub> , t <sub>f</sub> | Differential Output Rise/Fall Time (20% to 80%) | $V_{ID} > 100 \text{mV}_{PP}$ and $50\Omega$ to $V_{CC} - 2V$ load                   |     |             | 260  | ps                                   |

#### **TYPICAL OPERATING CHARACTERISTICS**





#### **DETAILED DESCRIPTION**

The SY88933V low-power limiting post amplifier operates from a single +3.3V or +5V power supply, over temperatures from -40°C to +85°C. Signals with data rates up to 1.25Gbps and as small as 5mVp-p can be amplified. Figure 1 shows the allowed input voltage swing. The SY88933V generates an SD output.  $SD_{LVL}$  sets the sensitivity of the input amplitude detection.

#### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the SY88933V's input stage. The high-sensitivity of the input amplifier allows signals as small as 5mV<sub>PP</sub> to be detected and amplified. The input amplifier allows input signals as large

 $1800 \, \mathrm{mV_{PP}}.$  Input signals are linearly amplified with a typically 38dB differential voltage gain. Since it is a limiting amplifier, the SY88933V outputs typically  $1500 \, \mathrm{mV_{PP}}$  voltage-limited waveforms for input signals that are greater than  $18 \, \mathrm{mV_{PP}}.$  Applications requiring the SY88933V to operate with high-gain should have the upstream TIA placed as close as possible to the SY88933V's input pins to ensure the best performance of the device.

#### **Output Buffer**

The SY88933V's PECL output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $50\Omega$  resistor to  $V_{CC}$ –2V for each output pin provides this. Figure 3 shows a simplified schematic of the output stage and includes an appropriate termination method.

#### **Signal-Detect**

The SY88933V generates a chatter-free SD open-collector TTL output with internal  $6.75 \mathrm{k}\Omega$  pullup resistor as shown in Figure 4. SD is used to determine that the input amplitude is large enough to be considered a valid input. SD asserts high if the input amplitude rises above the threshold set by  $\mathrm{SD}_{\mathrm{LVL}}$  and deasserts low otherwise. SD can be fed back to the enable (EN) input to maintain output stability under a loss of signal condition. EN deasserts the true output signal without removing the input signals. Typically, 4.6dB SD hysteresis is provided to prevent chattering.

#### Signal-Detect Level Set

A programmable SD level set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{CC}$  and  $SD_{LVL}$  sets the voltage at  $SD_{LVL}$ . This voltages ranges from  $V_{CC}$  to  $V_{REF}$ . The external resistor creates a voltage divider between  $V_{CC}$  and  $V_{REF}$  as shown in Figure 5. If desired, an appropriate external voltage may be applied rather than using a resistor. The smaller the external resistor, implying a smaller voltage difference from  $SD_{LVL}$  to  $V_{CC}$ , the smaller the SD sensitivity. Hence, larger input amplitude is required to assert SD. "Typical Operating Characteristics" shows the relationship between the input amplitude detection sensitivity and the  $SD_{LVL}$  voltage.

#### **Hysteresis**

The SY88933V provides typically 4.6dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log(power ratio). Power is calculated as V2<sub>IN</sub>/R for an electrical signal. Hence, the same ratio can be stated as 20log(voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and hence the ratios change linearly. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the datasheet. The SY88933V provides typically 2.3dB SD optical hysteresis. As the SY88933V is an electrical device, this datasheet refers to hysteresis in electrical terms. With 6dB SD hysteresis, a voltage factor of two is required to assert or deassert SD.

Micrel, Inc. SY88933V



Figure 1.  $V_{IS}$  and  $V_{ID}$  Definitions



Figure 2. Input Structure



Figure 4. SD Output Structure



Figure 3. Output Structure



Figure 5.  $SD_{LVL}$  Setting Circuit

# **FUNCTIONAL BLOCK DIAGRAM**



## **DESIGN PROCEDURE**

#### **Layout and PCB Design**

Since the SY88933V is a high-frequency component, performance can be largely determined by the board layout and design. A common problem with high-gain amplifiers is the feedback from the large swing outputs to the input via the power supply.

The SY88933V's ground pin should be connected to the circuit board ground. Use multiple PCB vias close to the part to connect to ground. Avoid long, inductive runs which can degrade performance.

Micrel, Inc. SY88933V

## 10-PIN MSOP (K10-1)



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.